

Available online at www.sciencedirect.com





Journal of Power Sources 172 (2007) 115-120

www.elsevier.com/locate/jpowsour

Short communication

# A novel integration approach for combining the components to minimize a micro-fuel cell

Chi-Yuan Lee\*, Chih-Wei Chuang

Department of Mechanical Engineering, Fuel Cell Research Center, Yuan Ze University, 135 FarEast Road, NeiLi, TaoYuan, Taiwan, ROC

Received 15 September 2006; received in revised form 1 March 2007; accepted 2 March 2007 Available online 12 March 2007

#### Abstract

This work employs porous silicon as a gas diffusion layer (GDL) in a micro-fuel cell. Pt catalyst is deposited on the surface of, and inside, the porous silicon by the physical vapor deposition (PVD) method, to improve the porous silicon conductivity. Porous silicon with Pt catalyst replaces traditional GDL, and the Pt metal that remains on the rib is used to form a micro-thermal sensor in a single lithographic process.

The GDL was replaced by porous silicon and used in a proton exchange membrane fuel cell (PEMFC). Wet etching is applied to a 500  $\mu$ m thick layer of silicon to yield fuel channels with a depth of 450  $\mu$ m and a width of 200  $\mu$ m. The pores in the fabricated structure had two diameters, 10  $\mu$ m and less than 1  $\mu$ m; its thickness was 50  $\mu$ m. Accordingly, the GDLs of the fuel cell are fabricated using macro-porous silicon technology. Porous silicon was fabricated by photoelectrochemical porous silicon etching. The topside of the fuel channel was exposed to light from a halogen lamp. The porous structure was fabricated at the bottom of the fuel channel and patterned by anodization. The principles on which the method is based, the details of the fabrication flows, the set-up and the experimental results are all presented. © 2007 Elsevier B.V. All rights reserved.

Keywords: Porous silicon; Photoelectrochemical; Anodization

# 1. Introduction

In recent years, the size of fuel cells has been minimized. They have been adopted in portable electronic products, such as cellular phones and PDAs. Silicon-based substrate is very compatible with micro-electro-mechanical-systems (MEMS) technology, and can be used to make chip-sized fuel cells. Hence, several investigations have attempted to reduce performed to reduce the total size of fuel cells; recent studies [1–3] are examples. The development of silicon-based substrate fuel cells has led to the use of fuel channels on silicon and then combined it with porous silicon. In fuel cells, porous silicon has been used as the gas diffusion layer to replace traditional carbon cloth or carbon paper [4,5]. It is also used to form proton exchange membranes [6].

Electrochemical etching in hydrofluoric acid has been studied since 1956. In 1990, Lehmann and Gösele [7] characterized porous silicon in detail. In 1996, Lehmann [8] examined the formation of an array porous silicon structure whose etching depends on electrolyte concentration, electrolyte temperature, silicon doping density and current density. Such structures are classified into three regimes by the average dimensions of the porous silicon. The microporous regime has mean dimensions of under 2 nm; the mesoporous has dimensions 2 nm to 50 nm, and the macroporous has dimensions of over 50 nm. Kleimann et al. [9] formed a macroporous array which was 42  $\mu$ m wide and 200  $\mu$ m deep. He showed that porous silicon etching technology could be applied to make a structure with a high aspect ratio structure at lower cost than associated with deep reactive ion etching (DRIE).

According to previous literature [10,11], several researchers have focused on measuring important data on the effect of cell temperature, fuel temperature, fuel humidity and other key factors on cell performance. Under the tendency, we will make the resistance temperature detector (RTD) sensor to integrate with the gas diffusion layer which is formed by anodization.

<sup>\*</sup> Corresponding author at: Department of Mechanical Engineering, Yuan Ze University, 135 Yuan-Tung Road, Chungli, 320 Taoyuan, Taiwan, ROC. Tel.: +886 3 4638800x2478; fax: +886 3 4558013.

E-mail address: cylee@saturn.yzu.edu.tw (C.-Y. Lee).

<sup>0378-7753/\$ -</sup> see front matter © 2007 Elsevier B.V. All rights reserved. doi:10.1016/j.jpowsour.2007.03.013

## 2. Design and fabrication

Wet etching technology was utilized to form the fuel channels in a micro-fuel cell and then electrochemical etching was employed to make the gas diffusion layer from porous silicon. Therefore, in this study, the pore size and depth were controlled. The porous silicon structure was the macroporous regime and the macro- and mesopores had a limiting size of approximately. After the porous silicon was formed, the Pt metal was deposited on the pore surface as the catalyst of the fuel cell and the conductivity of the silicon was increased. Part of the Pt metal layer formed as the thermal sensor. Fig. 1 displays the design and fabrication flowchart.

### 2.1. Flow field design

Hoogers [12] shows the performance of the serpentine flow field on a fuel cell which was demonstrated to be better than the other flow field configurations (meshed and interdigitated) in some cases, because the fuel (gas or liquid) was pushed strongly to flow all around the active area of the fuel cell. Accordingly, the serpentine flow field was utilized in the design herein, as presented in Fig. 2. An N-type thickness of  $525 \pm 25 \,\mu$ m, and a (100)-oriented double-side polished wafer was chosen. After the low pressure chemical vapor deposition (LPCVD) oxidation of Si<sub>3</sub>N<sub>4</sub> on the silicon wafer (5000 Å thick), one side of the silicon was photolithographically processed. Reactive ion etching (RIE) was then applied transfer the pattern in Fig. 2, following the wet KOH etching process. This process is used to etch a silicon layer with a thickness of 450 µm. The remaining thickness of the silicon forms the gas diffusion layer, with a thickness of 50-70 µm, and a width of 200 µm. Fig. 3a-d showed the details of the process. After this process, the porous silicon is fabricated.

### 2.2. Fabrication of porous silicon

Porous silicon was electrochemically etched in HF electrolyte with an anodic bias applied to the silicon to form porous silicon on the side of the electrolyte. The applied anodic bias and the doping density strongly affect the pore size of the porous silicon. As stated above, N-type silicon with a resistivity of  $1-20 \Omega$  cm was employed, and the size of the porous silicon corresponded to the HF concentration and the etching current density. The approaches of other investigations [7,13] were used to design square pores of side  $10 \mu$ m, and form fuel channels



Fig. 1. Design and experimental flowchart.



Fig. 2. Size and form of flow channel.

with vertical walls. The etching time and current density were the important parameters. In the proposed design, square pores of size 10 µm are fabricated by coherent porous silicon technology [7,13]. Coherent porous silicon technology can easily control the porosity and the pore diameter of the porous silicon could be easily controlled. The porous silicon was formed first using lithography to transfer the pattern, and then using electrochemical etching technology, as displayed in Fig. 4. The backside of the wafer was exposed to light from a halogen lamp, to generate the electron-hole pairs that drive silicon etching [14]. Fig. 3f-i presents the porous silicon fabrication process flow. After the flow field process was conducted as in Fig. 3a-e, the other side of the wafer was patterned lithographically, 10 µm square at a pitch of 15 µm covered the defined area, forming a gas diffusion layer 200 µm (Fig. 3f), then was transferred in the Si<sub>3</sub>N<sub>4</sub>. KOH wet etching on (100)-oriented silicon is anisotropic etching, and transforms 10 µm squares into inverted pyramids. Si<sub>3</sub>N<sub>4</sub> was removed from the fuel field side of the wafer, after the fuel channel was formed. The side of the wafer was connected via an Al metal ring to the anode side of the power supply. These pyramidal etched pits concentrate the applied electric field and porous silicon etching begins at these tip locations, yielding perpendicular to the silicon surface (Fig. 3h). The electrolyte was



Fig. 3. Fabrication flowchart.

an HF-solution that was mixed with ethanol and water. To make sure the porous silicon through to flow field, we did not direct etching to reach the purpose. We used an equipment (Fig. 5) to protect the porous silicon already formed through KOH etching from having through-holes. If porous silicon technology was directly adopted to etch through-holes, the HF solution would leak out, which situation would be dangerous. Hence, the KOH solution must be prevented from etching the porous silicon, and the etch-back time must be controlled. Fig. 3i showed porous silicon through to flow filed. Another defined pore size was smaller than 1  $\mu$ m, and the process flow differed from that associated with a diameter of 10  $\mu$ m. A diameter of 10  $\mu$ m was patterned by lithography technology on top of each flow channel. The pattern (200  $\mu$ m × 13,140  $\mu$ m) was transferred by Si<sub>3</sub>N<sub>4</sub>, and then produces the pore silicon using the etching equipment, as shown in Fig. 4.



Fig. 4. Porous silicon etching equipment.



Fig. 5. Etching holder.



Fig. 6. Micro-thermal sensor pattern and microscopic photograph: (a) the overall vision and (b) enlarge the pattern.

# 2.3. Integrating catalyst and thermal sensor into gas diffusion layer

After the porous silicon was produced, the wafer was metallized on the porous silicon side with a layer of Ti/Pt (10 nm/100 nm). The Pt acted as the current collector and thermal sensor. Physical vapor deposition (PVD) was utilized to deposit Pt metal and wet etching was adopted to form the conductive layer and thermal sensors. Photoresist was employed as the etching mask, ensuring that the Pt metal remained on the surface of the porous silicon. The etching mask was used in lithography process by an exposing process. Fig. 3j–q display the process flow in detail. The micro-thermal sensor was fabricated, as presented in Fig. 6.

The experiment used temperatures of 20-46 °C. The resistance varied at 1.649-1.694 k $\Omega$ . Experimental results demonstrate that the temperature is almost linearly related to resistance, as shown in Fig. 7.

## 3. Results and discussions

In this investigation, two sizes of pores in silicon,  $10 \,\mu m$ and less than 1  $\mu m$ . The GDL of the fuel cell was replaced with



Fig. 7. The resistance vs. temperature curve.

10  $\mu$ m porous silicon. The 10  $\mu$ m porous silicon was fabrication using 5%HF solution and the current density was 10 mA cm<sup>-2</sup>, yielding an etching ratio of 1  $\mu$ m min<sup>-1</sup>. After 30 mins, a coherent pore size of 10  $\mu$ m was obtained, as shown in Fig. 8. Other pore sizes in the porous silicon were formed using 50%HF solution and current density of 100 mA cm<sup>-2</sup>, generating an etching ratio of 2  $\mu$ m min<sup>-1</sup>. It was etching silicon randomly. Therefore, the porosity and pore size were uncontrolled, as presented in Fig. 9. Accordingly, a fuel channel was combined in porous silicon. When a fuel channel formed, the 10  $\mu$ m porous silicon, a through-hole, and it also has a conductive layer, as shown in Fig. 10. The Pt metal layer also formed the thin film thermal sensor on the ridge of the porous silicon side, as presented in Fig. 11.



Fig. 8. SEM of the 10  $\mu m$  porous silicon: (a) top view and (b) cross-section.



Fig. 9. SEM of under 1 µm porous silicon: (a) top view and (b) cross-section.



Fig. 10. Optical microscopic photograph of the porous silicon with fuel channel: (a) side of etched porous silicon and (b) red circle: fuel channel side seen through the porous silicon. (For interpretation of the references to colour in this figure legend, the reader is referred to the web version of the article.)



Fig. 11. Optical microscopic photograph of porous silicon combined with porous silicon structure: (a) sensor and porous silicon layer and (b) Pt catalyst (white spot) in a red circle by far sight and strongly light. (For interpretation of the references to colour in this figure legend, the reader is referred to the web version of the article.)

### 4. Conclusions

In this study, we make the micro-temperature sensor to integrate with the gas diffusion layer which is formed by anodization. The temperature of microsensor is measured to range from 20 to 46 °C and its resistance ranges from 1.649 to 1.694 k $\Omega$ . Experimental results demonstrate that temperature is almost linearly related to resistance and that accuracy and sensitivity are 0.3 °C and 1.05 × 10<sup>-3</sup> °C<sup>-1</sup>, respectively. This novel method further ensures the feasibility and compatibility of the fabrication process and measurement system used for measuring temperature at all locations in a fuel cell with a bipolar plate of silicon.

### Acknowledgements

This work was accomplished with much needed support and the authors would like to thank the financial support of this research from the aim for the top university project of Ministry of Education of ROC and YZU Fuel Cell Center through the grant No. 0950026846 and National Science Council of ROC through the grant NSC 95-2221-E-155-043. The authors also like to thank Professors Shou-Jen Lee, Shih Hung Chan, Ay Su, Fangbor Weng, Guo Bin Jung of the Department of Mechanical Engineering, Yuan Ze University for their valuable advice and assistance in experiment. In addition, we would like to thank the YZU Fuel Cell Center and NTU NMES Research Center for providing access to their research facilities.

### References

- [1] S.C. Kelley, et al., AIChE J. 48 (2002) 1071.
- [2] S. Motokawa, et al., Electrochem. Commun. 6 (2004) 562.
- [3] J. Yu, et al., J. Power Sources 124 (2003) 40.
- [4] J.P. Meyer, H.L. Maynard, J. Power Sources 109 (2002) 76.
- [5] G. D'Arrigo, et al., Math. Sci. Eng. C 23 (2003) 13.

- [6] T. Pichonat, et al., J. Micromech. Microeng. 15 (2005) S179.
- [7] V. Lehmann, U. Gösele, Appl. Phys. Lett. 58 (1991) 856.
- [8] V. Lehmann, MEMS'96 Proceedings, 1996.
- [9] P. Kleimann, J. Linnros, S. Petersson, Mater. Sci. Eng. B 69/70 (2000) 29.
- [10] T.J. McIntyre, S.W. Allison, L.C. Maxey, M.R. Cates, Progress Report (2003).
- [11] S. He, M.M. Mench, S. Tadigadapa, Sens. Actuators A 125 (2006) 170.
- [12] H. Gregor, Fuel Cell Technology Handbook, CRC Press, New York, 2003.
- [13] V. Lehmann, J. Electrochem. Soc. 140 (1993) 2826.
- [14] V. Lehmann, J. Electrochem. Soc. 137 (1990) 653.